

#### LPC 1768 PIN CONFIGURATION



#### PX.Y – Port X Pin Y

|                            | <u>u</u> | 002aad945_1 |                                                                                                                                                                                                                                                                 |
|----------------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[0] to P0[3              | 1]       | I/O         | <b>Port 0:</b> Port 0 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 0 pins depends upon the pin function selected via the pin connect block. Pins 12, 13, 14, and 31 of this port are not available.              |
| P1[0] to P1[31             | ]        | I/O         | <b>Port 1:</b> Port 1 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. Pins 2, 3, 5, 6, 7, 11, 12, and 13 of this port are not available.   |
| P2[0] to P2[31             | ]        | I/O         | <b>Port 2:</b> Port 2 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 2 pins depends upon the pin function selected via the pin connect block. Pins 14 through 31 of this port are not available.                   |
| P3[0] to P3[31]            |          | I/O         | <b>Port 3:</b> Port 3 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 3 pins depends upon the pin function selected via the pin connect block. Pins 0 through 24, and 27 through 31 of this port are not available. |
| P4[0] to P4[3 <sup>-</sup> | 1]       | I/O         | <b>Port 4:</b> Port 4 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 4 pins depends upon the pin function selected via the pin connect block. Pins 0 through 27, 30, and 31 of this port are not available.        |



| Register | Controls             |
|----------|----------------------|
| PINSEL0  | P0[15:0]             |
| PINSEL1  | P0 [31:16]           |
| PINSEL2  | P1 [15:0] (Ethernet) |
| PINSEL3  | P1 [31:16]           |
| PINSEL4  | P2 [15:0]            |
| PINSEL5  | P2 [31:16]           |
| PINSEL6  | P3 [15:0]            |
| PINSEL7  | P3 [31:16]           |
| PINSEL8  | P4 [15:0]            |
| PINSEL9  | P4 [31:16]           |
|          |                      |

| PINSEL0 to<br>PINSEL9 Values | Function                                        |
|------------------------------|-------------------------------------------------|
| 00                           | Primary (default) function, typically GPIO port |
| 01                           | First alternate function                        |
| 10                           | Second alternate function                       |
| 11                           | Third alternate function                        |



| PINSEL0 | Pin<br>name | Function when 00 | Function when 01 | Function<br>when 10 | Function<br>when 11 |
|---------|-------------|------------------|------------------|---------------------|---------------------|
| 1:0     | P0.0        | GPIO Port 0.0    | RD1              | TXD3                | SDA1                |
| 3:2     | P0.1        | GPIO Port 0.1    | TD1              | RXD3                | SCL1                |
| 5:4     | P0.2        | GPIO Port 0.2    | TXD0             | AD0.7               | Reserved            |
| 7:6     | P0.3        | GPIO Port 0.3    | RXD0             | AD0.6               | Reserved            |
| 9:8     | P0.4[1]     | GPIO Port 0.4    | I2SRX_CLK        | RD2                 | CAP2.0              |
| 11:10   | P0.5[1]     | GPIO Port 0.5    | I2SRX_WS         | TD2                 | CAP2.1              |
| 13:12   | P0.6        | GPIO Port 0.6    | I2SRX_SDA        | SSEL1               | MAT2.0              |
| 15:14   | P0.7        | GPIO Port 0.7    | I2STX_CLK        | SCK1                | MAT2.1              |
| 17:16   | P0.8        | GPIO Port 0.8    | I2STX_WS         | MISO1               | MAT2.2              |
| 19:18   | P0.9        | GPIO Port 0.9    | I2STX_SDA        | MOSI1               | MAT2.3              |
| 21:20   | P0.10       | GPIO Port 0.10   | TXD2             | SDA2                | MAT3.0              |
| 23:22   | P0.11       | GPIO Port 0.11   | RXD2             | SCL2                | MAT3.1              |
| 29:24   | -           | Reserved         | Reserved         | Reserved            | Reserved            |
| 31:30   | P0.15       | GPIO Port 0.15   | TXD1             | SCK0                | SCK                 |



| PINSEL1 | Pin name            | Function when 00 | Function<br>when 01 | Function<br>when 10 | Function when 11 |
|---------|---------------------|------------------|---------------------|---------------------|------------------|
| 1:0     | P0.16               | GPIO Port 0.16   | RXD1                | SSEL0               | SSEL             |
| 3:2     | P0.17               | GPIO Port 0.17   | CTS1                | MISO0               | MISO             |
| 5:4     | P0.18               | GPIO Port 0.18   | DCD1                | MOSI0               | MOSI             |
| 7:6     | P0.19[1]            | GPIO Port 0.19   | DSR1                | Reserved            | SDA1             |
| 9:8     | P0.20[1]            | GPIO Port 0.20   | DTR1                | Reserved            | SCL1             |
| 11:10   | P0.21 <sup>11</sup> | GPIO Port 0.21   | RI1                 | Reserved            | RD1              |
| 13:12   | P0.22               | GPIO Port 0.22   | RTS1                | Reserved            | TD1              |
| 15:14   | P0.23[1]            | GPIO Port 0.23   | AD0.0               | I2SRX_CLK           | CAP3.0           |
| 17:16   | P0.24 <sup>11</sup> | GPIO Port 0.24   | AD0.1               | I2SRX_WS            | CAP3.1           |
| 19:18   | P0.25               | GPIO Port 0.25   | AD0.2               | I2SRX_SDA           | TXD3             |
| 21:20   | P0.26               | GPIO Port 0.26   | AD0.3               | AOUT                | RXD3             |
| 23:22   | P0.27[1][2]         | GPIO Port 0.27   | SDA0                | USB_SDA             | Reserved         |
| 25:24   | P0.28[1][2]         | GPIO Port 0.28   | SCL0                | USB_SCL             | Reserved         |
| 27:26   | P0.29               | GPIO Port 0.29   | USB_D+              | Reserved            | Reserved         |
| 29:28   | P0.30               | GPIO Port 0.30   | USB_D-              | Reserved            | Reserved         |
| 31:30   | -                   | Reserved         | Reserved            | Reserved            | Reserved         |







|         | ·                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                        | _                                                                                        |                                       | •                                    |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|
| FIODIR  | Fast GPIO Port Direction control re<br>individually controls the direction of                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                      | •                                                                                        | 0                                     | Controlled pin is input.             |
| FIOPIN  | Fast Port Pin value register using F<br>of digital port pins can be read from<br>pin direction or alternate function so<br>not configured as an input to ADC)<br>by ANDing with inverted FIOMASK                                                                                                                    | value register using FIOMASK. The current state pins can be read from this register, regardless of or alternate function selection (as long as pins are d as an input to ADC). The value read is masked ith inverted FIOMASK. Writing to this register sponding values in all bits enabled by zeros in |                                                                                          | 1                                     | Controlled pin is output.            |
|         | Important: if an FIOPIN register is<br>1 in the FIOMASK register will be r<br>physical pin state.                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                        | ` '                                                                                      |                                       |                                      |
| FIOSET  | Fast Port Output Set register using FIOMASK. This register controls the state of output pins. Writing 1s produces highs at the corresponding port pins. Writing 0s has no effect. Reading this register returns the current contents of the port output register. Only bits enabled by 0 in FIOMASK can be altered. |                                                                                                                                                                                                                                                                                                        | 0                                                                                        | Controlled pin output is unchanged.   |                                      |
|         |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                        | 1                                                                                        | Controlled pin output is set to HIGH. |                                      |
| FIOCLR  | Fast Port Output Clear register using                                                                                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                      | _                                                                                        | 0                                     | Controlled pin output is unchanged.  |
|         | controls the state of output pins. Writhe corresponding port pins. Writing enabled by 0 in FIOMASK can be al                                                                                                                                                                                                        | 0s has                                                                                                                                                                                                                                                                                                 | s no effect. Only bits                                                                   | 1                                     | Controlled pin output is set to LOW. |
| FIOMASK | Fast Mask register for port. Writes, so port (done via writes to FIOPIN, FIOS reads of FIOPIN) alter or return only                                                                                                                                                                                                 | SET, a                                                                                                                                                                                                                                                                                                 | nd FIOCLR, and                                                                           |                                       |                                      |
|         | FIOxCLR, and FIOxPIN recan be read from the FIOx  1 Controlled pin is not affected FIOxSET, FIOxCLR and FI                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                        | by writes to the port's FIOxSET, gister(s). Current state of the pin PIN register.       |                                       |                                      |
|         |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                        | Controlled pin is not affecte<br>FIOxSET, FIOxCLR and FI<br>FIOxPIN register is read, th | OxPIN re                              | egister(s). When the                 |

state of the physical pin.





Same concept applicable to FIOxSET, FIOxCLR, FIOxPIN, FIOxMASK (Ex: For Port-1, we can have FIO1SET, FIO1SETH, FIO1SETL, FIO1SET3, FIO1SET2, FIO1SET1, FIO1SET0......



Ex: Send 0xA5 to P0.15-P0.8 without affecting values on the remaining pins.

This can be accomplished in several ways

```
FIOOMASK = 0xFFFF00FF;
FIOOPIN = 0x0000A500;
Solution 2: using 16-bit (half-word) accessible fast GPIO registers
FIOOMASKL = 0x00FF;
FIOOPINL = 0xA500;
Solution 3: using 8-bit (byte) accessible fast GPIO registers
FIOOPIN1 = 0xA5;
```



```
Write an embedded C program to turn ON and OFF LEDs connected to P0.11 – P0.4
#include <LPC17xx.h>
unsigned int j;
unsigned long LED = 0x00000FF0;
int main(void)
           SystemInit();
           SystemCoreClockUpdate();
           LPC_PINCON->PINSEL0 = 0x00000000; // P0.15-P0.0 GPIO
           LPC_GPIO0->FIODIR = 0x00000FF0; // P0.11-P0.4 as output
           while(1)
                      LPC_GPIO0->FIOSET = LED; // SET P0.11-P0.4
                      for(j=0;j<10000;j++); // Delay
                      LPC_GPIO0->FIOCLR = LED; // CLEAR P0.11-P0.4
                      for(j=0;j<10000;j++); //Delay
              LPC_GPIO0->FIOPIN= ~(LPC_GPIO0->FIOPIN & 0x00000FF0);
              for(j=0;j<10000;j++); //Delay
```





```
Write an embedded C program to turn ON and OFF LEDs connected to P0.11 – P0.4
#include <LPC17xx.h>
unsigned int j;
unsigned int LED = 0x0FF0;
int main(void)
           SystemInit();
           SystemCoreClockUpdate();
           LPC_PINCON->PINSEL0 = 0x00000000; // P0.15-P0.0 GPIO
           LPC\_GPIOO->FIODIRL = 0x0FF0; // P0.11-P0.4 as output
           while(1)
                      LPC_GPIO0->FIOSETL = LED; // SET P0.11-P0.4
                      for(j=0;j<10000;j++); // Delay
                      LPC_GPIO0->FIOCLRL = LED; // CLEAR P0.11-P0.4
                      for(j=0;j<10000;j++); //Delay
              LPC_GPIO0->FIOPINL= ~(LPC_GPIO0->FIOPINL & 0x0FF0);
              for(j=0;j<10000;j++); //Delay
```





```
00000001
8 bit Johnson Counter on LEDs
                                                                          00000011
                                                                          00000111
#include <LPC17xx.h>
                                                                          00001111
                                                                          00011111
unsigned int i,j;
                                                                          00111111
unsigned long LED = 0x00000010;
                                                                          01111111
                                                                          11111111
int main(void)
                                                                          11111110
                                                                          11111100
                                                                          11111000
  SystemInit()
                                                                          11110000
  SystemCoreClockUpdate();
                                                                          11100000
                                                                          11000000
                                                                          10000000
  LPC PINCON->PINSEL0 = 0
                                                                          00000000
                    ;Configure Port0 pins P0.4-P0.11 ;as GPIO
  LPC GPIO0->FIODIR = 0 \times 000000FF0;
                                        ;Configure P0.4-P0.11 as output
```

00000000



```
while(1)
                    LED = 0x00000010; Initial value on LED
                    for(i=1;i<9;i++)
                                      //ON the LED's serially
                      LPC_GPIO0->FIOSET = LED;
                      for(j=0;j<10000;j++);
                      LED <<= 1;
                    LED = 0x00000010;
                       for(i=1;i<9;i++)
                                         //OFF the LED's serially
                       LPC GPIO0->FIOCLR = LED
                        for(j=0;j<10000;j++);
                       LED <<= 1;
```







| Pin CNA | PIN LPC1768 | Description                 |
|---------|-------------|-----------------------------|
| 1       | 81          | P0.4/I2SRX_CLK/RD2/CAP2.0   |
| 2       | 80          | P0.5/I2SRX_WS/TD2/CAP2.1    |
| 3       | 79          | P0.6/I2SRX_SDA/SSEL1/MAT2.0 |
| 4       | 78          | P0.7/I2STX_CLK/SCK1//MAT2.1 |
| 5       | 77          | P0.8/I2STX_WS/MISO1/MAT2.2  |
| 6       | 76          | P0.9/I2STX_SDA/MOSI1/MAT2.3 |
| 7       | 48          | P0.10/TXD2/SDA2/MAT3.0      |
| 8       | 49          | P0.11/RXD2/SCL2/MAT3.1      |
| 9       | -           | No connection               |
| 10      | -           | Ground                      |

| Pin CNB | Pin LPC1768 | Description               |
|---------|-------------|---------------------------|
| 1       | 37          | P1.23/MCI1/PWM1.4/MISO0   |
| 2       | 38          | P1.24/MCI2/PWM1.5/MOSI0   |
| 3       | 39          | P1.25/MCOA1/MAT1.1        |
| 4       | 40          | P1.26/MCOB1/PWM1.6/CAP0.0 |
| 5       | 53          | P2.10/EINT0/NMI           |
| 6       | 52          | P2.11/EINT1/I2STX_CLK     |
| 7       | 51          | P2.12/EINT2/I2STX_WS      |
| 8       | 50          | P2.13/EINT3/I2STX_SDA     |
| 9       | -           | No connection             |
| 10      | -           | Ground                    |

| Pin CNC | Pin LPC1768 | Description           |
|---------|-------------|-----------------------|
| 1       | 62          | P0.15/TXD1/SCK0/SCK   |
| 2       | 63          | P0.16/RXD1/SSEL0/SSEL |
| 3       | 61          | P0.17/CTS1/MISO0/MISO |
| 4       | 60          | P0.18/DCD1/MOSI0/MOSI |
| 5       | 59          | P0.19/DSR1/SDA1       |
| 6       | 58          | P0.20/DTR1/SCL1       |
| 7       | 57          | P0.21/RI1/RD1         |
| 8       | 56          | P0.22/RTS1/TD1        |
| 9       | 50          | P2.13/I2STX_SDA       |
| 10      | -           | Ground                |

| Pin CND | Pin LPC1768 | Description                  |
|---------|-------------|------------------------------|
| 1       | 9           | P0.23/AD0.0/I2SRX_CLK/CAP3.0 |
| 2       | 8           | P0.24/AD0.1/I2SRX_WS/CAP3.1  |
| 3       | 7           | P0.25/AD0.2/I2SRX_SDA/TXD3   |
| 4       | 6           | P0.26/AD0.3/AOUT/RXD3        |
| 5       | 25          | P0.27/SDA0/USB/SDA           |
| 6       | 24          | P0.28/SCL0/USB_SCL           |
| 7       | 75          | P2.0/PWM1.1/TXD1             |
| 8       | 74          | P2.1/PWM1.2/RXD1             |
| 9       | -           | No connection                |
| 10      | -           | Ground                       |



```
Write an embedded C program to turn ON LEDs connected to P0.11 – P0.4 when
key connected to P2.12 pressed, else turn OFF.
#include <LPC17xx.h>
unsigned int j;
unsigned long LED = 0x0000FF00;
int main(void)
           SystemInit();
           SystemCoreClockUpdate();
           LPC_PINCON->PINSEL0 = 0x00000000; // P0.15-P0.0 GPIO
           LPC_GPIO0->FIODIR = 0x00000FF0; // P0.11-P0.4 as output
           while(1)
              if (!(LPC_GPIO2->FIOPIN & 1<<12))
                      LPC_GPIO0->FIOSET = LED; // SET P0.11-P0.4
              else
                      LPC_GPIO0->FIOCLR = LED; // CLEAR P0.11-P0.4
```





### Seven Segment Display



- Common Cathode (all LED cathodes are connected)
- Common Anode (all LED anodes are connected)





#### Seven Segment Display





### Seven Segment Display

| Number | h | gfedcba                | Hex Code |
|--------|---|------------------------|----------|
| 0      | 0 | 0111 <mark>1</mark> 11 | 3F       |
| 1      | 0 | 0000110                | 06       |
| 2      |   | 1011011                | 5B       |
| 3      |   | 1001 <mark>1</mark> 11 | 4F       |
| 4      |   | 1100110                | 66       |
| 5      |   | 1101101                | 6D       |
| 6      |   | 1111101                | 7D       |
| 7      |   | 00 <mark>001</mark> 11 | 07       |
| 8      |   | 1111 <mark>1</mark> 11 | 7F       |
| 9      |   | 1001111                | 4F       |



### Seven Segment Display Interfacing





### Seven Segment Display Interfacing

```
#include<lpc17xx.h>
unsigned char seven_seg[10]=\{0x3F,0x06,0x5B,0x4F,0x66,0x6D,0x7D,0x07,0x7F,0x6F\};
unsigned int i,j;
void delay(void);
int main(void)
          SystemInit();
          SystemCoreClockUpdate();
          LPC_PINCON->PINSEL0 = 0 //P0.4 to P0.11 GPIO data lines
          LPC\_GPIOO->FIODIR = 0x000000FF0;
                                                   //P0.4 to P0.11 output
          while (1)
               for(i=0; i<10; i++)
                 LPC_GPIO0->FIOPIN = seven_seg[i ] << 4;
                  delay();
void delay(void)
for(j=0;j<10000;j++);
```



### Multiplexed Seven Segment Display





#### Multiplexed Seven Segment Display

```
#include <LPC17xx.h>
#include <stdio.h>
#define FIRST SEG
                            0<<23
         SECOND_SEG
                             1<<23
         THIRD SEG
                            2<<23
#define
#define FOURTH SEG
                            3<<23
 unsigned int dig_count;
 unsigned int digit value = {0, 4, 3, 2, 1}
 unsigned int select_segment = {0, 0 << 23, 1<<23, 2<<23, 3<<23};
 unsigned char seven_seg[10]={0x3F,0x06,0x5B,0x4F,0x66,0x6D,0x7D,0x07,0x7F,0x6F};
 unsigned long int temp1,temp2 ,i=0;
void Display(void);
void delay(void);
int main(void)
         SystemInit();
         SystemCoreClockUpdate();
         LPC_PINCON->PINSEL0 = 0; //P0.4 to P0.11 GPIO data lines
         LPC_PINCON->PINSEL3 = 0; //P1.23 to P1.26 GPIO enable lines
         LPC GPIO0->FIODIR = 0x00000FF0;
                                               //P0.4 to P0.11 output
         LPC_GPIO1->FIODIR = 0x07800000;
                                               //P1.23 to P1.26 output
```



#### Multiplexed Seven Segment Display

```
while(1)
                    delay();
                   dig_count +=1;
                   if(dig\_count == 0x05)
                            dig_count = 0x00;
                   Display();
         } //end of while(1)
}//end of main
 void Display(void)
                     //To Display on 7-segments
         LPC_GPIO1->FIOPIN = select_segment[dig_count];
          LPC_GPIO0->FIOPIN = seven_seg[digit_value[dig_count]] << 4;
          for(i=0;i<500;i++);
         LPC_GPIO0->FIOCLR = 0x00000FF0;
void delay(void)
for i=0;i<500;i++);
```



### 4-digit BCD upcounter

```
while(1)
                  delay();
                  dig_count +=1;
                  if(dig\_count == 0x05)
                         dig_count = 0x00;
                                             For every second update the
                  Display();
                                             digits
         } //end of while(1)
}//end of main
 void Display(void)
                    //To Display on 7-segments
         LPC_GPIO1->FIOPIN = select_segment[dig_count];
         LPC_GPIO0->FIOPIN = seven_seg[digit_value[dig_count]] << 4;
         for(i=0;i<500;i++);
         LPC_GPIO0->FIOCLR = 0x00000FF0;
void delay(void)
                               After one second, set Flag
for i=0;i<500;i++);
```



#### 4-digit BCD upcounter

```
if(flag == 0xFF)
                               flag = 0;
                               digit_value[1] +=1;
                               if(digit_value[1] == 0x0A)
                                         digit_value[1] = 0;
                                         digit_value[2] +=1;
                                         if(digit_value[2] == 0x0A)
                                                    digit_value[2]= 0;
                                                    digit_value[3] +=1;
                                                    if(digit_value[3] == 0x0A)
                                                              digit_value[3] = 0;
                                                              digit_value[4] += 1;
                                                              if(digit_value[4]== 0x0A)
                                                                         digit_value[4]= 0;
                                                              } //end of dig4
                                                   } //end of dig3
                                         } //end of dig2
                               } //end of dig1
                    } //end of one_sec if
```

For every second update the digits



### 4-digit BCD upcounter

```
void delay(void)
for i=0;i<500;i++);
if(count ==N)
                    flag = 0xFF;
                    count = 0;
          else count += 1;
```

After one second, set Flag





C1 to C4 -> P1.23 to P1.26. R1 to R4 -> P2.10 to P2.13

Display keycode on Digit1 (0 to F)



```
#include <LPC17xx.h>
#define FIRST_SEG
                            0xFFF87FFF
void scan(void);
unsigned char col,row,flag;
unsigned long int i,var1,temp,temp3,temp2;
unsigned char SEVEN_CODE[4][4] = \{0x3F,0x06,0x5B,0x4F,0x66,0x6D,0x7D,0x07,0x7F,0x6F,0x77,0x7c,0x58,0x5e,0x79,0x71\};
int main(void)
         SystemInit();
         SystemCoreClockUpdate();
         LPC_PINCON->PINSEL0 = 0; //P0.4 to P0.11 GPIO data lines
         LPC_GPIO0->FIODIR = 0xFFFFFFF;
                                              //Port 0 output
         LPC_PINCON->PINSEL3 = 0; //P1.23 to P1.26 MADE GPIO
         LPC_PINCON->PINSEL4 = 0; //P2.10 t P2.13 made GPIO
         LPC_GPIO2->FIODIR = 0x00003C00; //made output P2.10 to P2.13 (rows)
         LPC_GPIO1->FIODIR =0; //made input P1.23 to P1.26 (cols)
```



```
while(1)
                 for(row=0;row<4;row++)
                                    if(row == 0)
                                    temp = 1<<10;
                                    else if(row == 1)
                                    temp = 1<<11;
                                    else if(row == 2)
                                    temp = 1<<12;
                                    else if(row == 3)
                                    temp = 1<<13;
                                    LPC_GPIO2->FIOPIN = temp;
                                    flag = 0;
                                    scan();
                                    if(flag == 1)
                                    temp2 = SEVEN_CODE[row][col];
                                    LPC_GPIO0->FIOMASK=0xFFF87FFF;
                                    LPC_GPIO0->FIOPIN = FIRST_SEG;
                                    temp2 = temp2 << 4;
                                    LPC_GPIO0->FIOMASK=0xFFFFF00F;
                                    LPC_GPIO0->FIOPIN = temp2;
                                                                        // Taking Data Lines for 7-Seg
                                    break;
                          } //end for(row=1;row<5;row++)
                 }//end while 1
}//end main
```

```
void scan(void)
         unsigned long temp3;
         temp3 = LPC_GPIO1->FIOPIN;
         temp3 &= 0x07800000;
         if(temp3 != 0x00000000)
                                      flag = 1;
                            if (temp3 == 1<<23)
                                      col=0;
                            else if (temp3 == 1<<24)
                                      col=1;
                            else if (temp3 == 1<<25)
                                      col=2;
                            else if (temp3 == 1<<25)
                                      col=3;
         }//1st if(temp3 != 0x00000000)
}//end scan
```



**Timer** - Interval Timer to generate the intended delay . The Timer is designed to count cycles of the peripheral clock (PCLK) **Counter** - Counting internal events. or an externally-supplied clock

There are four 32-bit Timers in LPC1768: Timer0, Timer1, Timer2 and Timer3.



**PC** – Prescale Counter Register: It is a 32-bit register. The value in PC is incremented on every PCLK cycle and when its value matches the value in PR, the TC is incremented and the value in PC is RESET on the next PCLK cycle.

**PR** – Prescale Register: It is a 32-bit register and specifies the maximum value for the Prescale Counter (PC).

**TC** – Timer Counter Register: It is a 32-bit register and is incremented at every PR+1 cycles of PCLK.

MR0 – MR3 – Match Registers: Contains user loaded values to be compared with TC. When value in Match Register matches with TC, appropriate action can be performed.



PR=1, MR0= 3



$$T_{PCLK} = 1/f_{PCLK}$$

Ex: For frequency 3MHz, to get 1 second delay: PR= 999, MR0= 2999 PR= 2999, MR0= 999 etc.



TCR – Timer Control register: Used to control Timer Counter functions i.e. enable, disable and reset.

| Bit<br>0 | Counter<br>Enable | When 1, TC and PC are enabled for counting. When 0, TC and PC are disabled.                                           |
|----------|-------------------|-----------------------------------------------------------------------------------------------------------------------|
| Bit<br>1 | Counter Reset     | When 1, TC and PC are reset on next positive edge of PCLK. The counters remain reset until this bit is returned to 0. |



CTCR (Count Control Register) is used to select between Timer and Counter mode, and in Counter mode to select the pin and edge(s) for counting.

| Bit | Symbol                    | Value | Description                                                                                                                                               |
|-----|---------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | Counter/<br>Timer<br>Mode |       | This field selects which rising PCLK edges can increment the Timer's Prescale Counter (PC), or clear the PC and increment the Timer Counter (TC).         |
|     |                           | 00    | Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale Register. The Prescale Counter is incremented on every rising PCLK edge. |
|     |                           | 01    | Counter Mode: TC is incremented on rising edges on the CAP input selected by bits 3:2.                                                                    |
|     |                           | 10    | Counter Mode: TC is incremented on falling edges on the CAP input selected by bits 3:2.                                                                   |
|     |                           | 11    | Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.                                                                      |
| 3:2 | Count<br>Input<br>Select  |       | When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking.                                                       |
|     |                           | 00    | CAPn.0 for TIMERn                                                                                                                                         |
|     |                           | 01    | CAPn.1 for TIMERn                                                                                                                                         |
|     |                           | 10    | Reserved                                                                                                                                                  |
|     |                           | 11    | Reserved                                                                                                                                                  |



| CAP0.0 | P1.26                |
|--------|----------------------|
| CAP0.1 | P1.27                |
| CAP1.0 | P1.18 / P1.28 / P2.6 |
| CAP1.1 | P1.19 / P1.29        |
| CAP2.0 | P0.4                 |
| CAP2.1 | P0.5                 |
| CAP3.0 | P0.23                |
| CAP3.1 | P0.24                |
| MAT0.0 | P1.28 / P3.25        |
| MAT0.1 | P1.29 / P3.26        |
| MAT1.0 | P1.22                |
| MAT1.1 | P1.25                |
| MAT2.0 | P0.6 / P4.28         |
| MAT2.1 | P0.7 / P4.29         |
| MAT2.2 | P0.8                 |
| MAT2.3 | P0.9                 |
| MAT3.0 | P0.10                |
| MAT3.1 | P0.11                |
|        |                      |



### Match Registers (MR0 - MR3)

- The Match register values are continuously compared to the Timer Counter value.
- When the two values are equal, actions can be triggered automatically.
- The action possibilities are to generate an interrupt, reset the Timer Counter, or stop the timer. Actions are controlled by the settings in the MCR register.



### **Match Control Register (MCR)**

The Match Control Register is used to control what operations are performed when one of the Match Registers matches the Timer Counter.

| Bit | Symbol | Value | Description                                                                                   |
|-----|--------|-------|-----------------------------------------------------------------------------------------------|
| 0   | MR0I   | 1     | Interrupt on MR0: an interrupt is generated when MR0 matches the value in the TC.             |
|     |        | 0     | This interrupt is disabled                                                                    |
| 1   | MR0R   | 1     | Reset on MR0: the TC will be reset if MR0 matches it.                                         |
|     |        | 0     | Feature disabled.                                                                             |
| 2   | MR0S   | 1     | Stop on MR0: the TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC. |
|     |        | 0     | Feature disabled.                                                                             |
| 3   | MR1I   | 1     | Interrupt on MR1: an interrupt is generated when MR1 matches the value in the TC.             |
|     |        | 0     | This interrupt is disabled                                                                    |
| 4   | MR1R   | 1     | Reset on MR1: the TC will be reset if MR1 matches it.                                         |
|     |        | 0     | Feature disabled.                                                                             |
| 5   | MR1S   | 1     | Stop on MR1: the TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC. |
|     |        | 0     | Feature disabled.                                                                             |



| MR2I | 1 | Interrupt on MR2: an interrupt is generated when MR2 matches the value in the TC.                                  |
|------|---|--------------------------------------------------------------------------------------------------------------------|
|      | 0 | This interrupt is disabled                                                                                         |
| MR2R | 1 | Reset on MR2: the TC will be reset if MR2 matches it.                                                              |
|      | 0 | Feature disabled.                                                                                                  |
| MR2S | 1 | Stop on MR2: the TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC.                      |
|      | 0 | Feature disabled.                                                                                                  |
| MR3I | 1 | Interrupt on MR3: an interrupt is generated when MR3 matches the value in the TC.                                  |
|      | 0 | This interrupt is disabled                                                                                         |
| MR3R | 1 | Reset on MR3: the TC will be reset if MR3 matches it.                                                              |
|      | 0 | Feature disabled.                                                                                                  |
| MR3S | 1 | Stop on MR3: the TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC.                      |
|      | 0 | Feature disabled.                                                                                                  |
| -    |   | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. |
|      |   |                                                                                                                    |



External Match Register (EMR): It provides Match Outputs. Also, the External Match Register provides both control and status of the external match pins.

|       |        | •                                                                                                                                                                                                                                                             |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Symbol | Description                                                                                                                                                                                                                                                   |
| 0     | EM0    | External Match 0. When a match occurs between the TC and MR0, this bit can either toggle, go low, go high, or do nothing, depending on bits 5:4 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high).   |
| 1     | EM1    | External Match 1. When a match occurs between the TC and MR1, this bit can either toggle, go low, go high, or do nothing, depending on bits 7:6 of this register. This bit can be driven onto a MATn.1 pin, in a positive-logic manner (0 = low, 1 = high).   |
| 2     | EM2    | External Match 2. When a match occurs between the TC and MR2, this bit can either toggle, go low, go high, or do nothing, depending on bits 9:8 of this register. This bit can be driven onto a MATn.2 pin, in a positive-logic manner (0 = low, 1 = high).   |
| 3     | EM3    | External Match 3. When a match occurs between the TC and MR3, this bit can either toggle, go low, go high, or do nothing, depending on bits 11:10 of this register. This bit can be driven onto a MATn.3 pin, in a positive-logic manner (0 = low, 1 = high). |
| 5:4   | EMC0   | External Match Control 0. Determines the functionality of External Match 0. <u>Table 433</u> shows the encoding of these bits.                                                                                                                                |
| 7:6   | EMC1   | External Match Control 1. Determines the functionality of External Match 1. <u>Table 433</u> shows the encoding of these bits.                                                                                                                                |
| 9:8   | EMC2   | External Match Control 2. Determines the functionality of External Match 2. <u>Table 433</u> shows the encoding of these bits.                                                                                                                                |
| 11:10 | EMC3   | External Match Control 3. Determines the functionality of External Match 3. Table 433 shows the encoding of these bits.                                                                                                                                       |



| EMR[11:10], EMR[9:8],<br>EMR[7:6], or EMR[5:4] | Function                                                                                  |
|------------------------------------------------|-------------------------------------------------------------------------------------------|
| 00                                             | Do Nothing.                                                                               |
| 01                                             | Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out). |
| 10                                             | Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out).  |
| 11                                             | Toggle the corresponding External Match bit/output.                                       |

| MAT0.0 | P1.28 / P3.25 |
|--------|---------------|
| MAT0.1 | P1.29 / P3.26 |
| MAT1.0 | P1.22         |
| MAT1.1 | P1.25         |
| MAT2.0 | P0.6 / P4.28  |
| MAT2.1 | P0.7 / P4.29  |
| MAT2.2 | P0.8          |
| MAT2.3 | P0.9          |
| MAT3.0 | P0.10         |
| MAT3.1 | P0.11         |



```
#include<stdio.h>
#include<LPC17xx.h>
                                                         Toggle LED connected to P0.2 every second.i.e
void delay(void)
                                                         generate square wave with period 2 seconds
        LPC TIM0->TCR = 0x00000002; // Timer0 Reset
        LPC_TIM0->EMR = 0X20;//Set match bit upon match
        LPC_TIM0->PR = 1000; /
        LPC TIM0->MR0 = 3000;
                                    //for 1 second
        LPC_TIM0->MCR = 0x00000004; // stop PC and TC on MR0
        LPC_TIM0->TCR = 0x00000001; // Timer0 Enable
        while (!(LPC_TIM0->EMR & 0x01)); // wait until match
        return;
int main(void)
        LPC_GPIO0->FIODIR=0x00000004;
                  while(1)
                                                      LPC GPIO0->FIOPIN=~(LPC GPIO0->FIOPIN & 0x00000004);
                                                      Delay();
                 LPC GPIO0->FIOSET=0x4;
                  delay();
                 LPC_GPIO0->FIOCLR=0x4;
                  delay();
```



Generate square wave of period 2 seconds with 75% duty cycle on P0.2

```
#include<stdio.h>
#include<LPC17xx.h>
void delay(void)
           //LPC SC->PCONP |= (1 << 1); //powers the TO
           LPC TIM0->TCR = 0x00000002; // Timer0 Reset
           LPC TIMO->EMR = 0X20; //Set EMO upon match
           LPC TIM0->PR = 2999;
           LPC_TIMO->MCR = 0x00000004; // stop PC and TC on MR0
           LPC TIM0->TCR = 0x00000001; // Timer0 Enable
           while (!(LPC TIM0->EMR & 0x01));// Wait until EM0 is set
           return;
int main(void)
           LPC GPIOO->FIODIR=0x00000004;
                       while(1)
                       LPC GPIOO->FIOPIN=0x00000004;
                       LPC TIM0->MR0 = 1500; //For 1.5 seconds
                       delay();
                       LPC GPIO0->FIOPIN=0x00000000;
                       LPC TIM0->MR0 = 500; //For 0.5 seconds
                       delay();
```



Square waveform on MAT 0.0 output line by taking EM0 on the output pin.

```
#include<stdio.h>
#include<LPC17xx.h>
void delay(void)
          LPC TIM0->TCR = 0x00000002; // Timer0 Reset
          LPC TIM0->CTCR = 0x00000000;
          LPC TIMO->EMR = 0X30;//Toggle bit upon match
          LPC TIM0->PR = 0; //
          LPC_TIMO->MR0 = 3000000; //
          LPC TIM0->MCR = 0x00000002; // Reset TC
          LPC_TIMO->TCR = 0x00000001; // Timer0 Enable
          return;
int main(void)
                 LPC PINCON->PINSEL3 |= (3<<24);//Get EM0 on MAT0.0 (P1.28) line
                 delay();
                 while(1);
```



MAT 1.1(P1.25) toggles whenever count reaches 3. CAP 1.0 (P1.18) is counter clock. i.e Divide the frequency of the square waveform input at P1.18 by a factor of 8 on P1.25

```
#include<stdio.h>
#include<LPC17xx.h>
void init timer1(void)
          LPC PINCON->PINSEL3 |=(3<<18 | 3<<4);// MAT 1.1(P1.25) and CAP 1.0 (P1.18)
          LPC TIM1->TCR=2;//Reset Counter1
          LPC_TIM1->CTCR = 0x2; // Counter at -ve edge of CAP1.0
          LPC TIM1->MR1=0x03; //To count 4 clock pulses
          LPC TIM1->MCR=0x10;//Clear TC upon Match1
          LPC TIM1->EMR=0xC0;//Toggle EM1 upon Match
          LPC TIM1->TCR=1;//Start Counter1
int main(void)
          init timer1();
          while(1);
```



Assume that output of a square wave generator (Frequency < 10Hz) is connected to P1.18 (CAP1.0, Function-3), write approgram to display the frequency of this square waveform on the seven segment connected to P011-P0.4.





```
#include<stdio.h>
#include<LPC17xx.h>
unsigned char seven_seg[10]=\{0x3F,0x06,0x5B,0x4F,0x66,0x6D,0x7D,0x07,0x7F,0x6F\};
void delay(void)
          LPC TIM0->TCR = 0x00000002; // Timer0 Reset
          LPC TIMO->EMR = 0X20;//Set match bit upon match
          LPC TIM0->PR = 3000; //for 1 ms
          LPC TIM0->MR0 = 1000; //for 1 second
          LPC TIMO->MCR = 0x00000004; // stop PC and TC on MRO
          LPC TIM0->TCR = 0x00000001; // Timer0 Enable
          while (!(LPC TIM0->EMR & 0x01)); // wait until match
void init counter1(void)
          LPC PINCON->PINSEL3 = (3 << 4);// cap 1.0 (P1.18)
          LPC TIM1->CTCR = 0x01; // Counter at +ve edge of CAP1.0
```



```
int main(void)
         LPC_PINCON->PINSEL0 = 0 //P0.4 to P0.11 GPIO data lines
          LPC_GPIO0->FIODIR = 0x00000FF0; //P0.4 to P0.11 output
         init_counter1();
while(1)
       LPC_TIM1->TCR=2;//Reset Counter1
       LPC_TIM1->TCR=1;//Start Counter1
       Delay(); // wait for 1 second
       LPC_GPIOO->FIOPIN = seven_seg[LPC_TIM1->TC] << 4; Counter1 on the
seven segment
```



### **Capture Registers (CR0 - CR1)**

Each Capture register is associated with a device pin and may be loaded with the Timer Counter value when a specified event occurs on that pin.

The settings in the Capture Control Register determine whether the capture function is enabled, and whether a capture event happens on the rising edge of the associated pin, the falling edge, or on both edges.



### **Capture Control Register (CCR)**

The Capture Control Register is used to control whether one of the four Capture Registers is loaded with the value in the Timer Counter when the capture event occurs, and whether an interrupt is generated by the capture event.



### **Capture Control Register (CCR)**

| Bit | Symbol | Value | Description                                                                                                           |
|-----|--------|-------|-----------------------------------------------------------------------------------------------------------------------|
| 0   | CAP0RE | 1     | Capture on CAPn.0 rising edge: a sequence of 0 then 1 on CAPn.0 will cause CR0 to be loaded with the contents of TC.  |
|     |        | 0     | This feature is disabled.                                                                                             |
| 1   | CAP0FE | 1     | Capture on CAPn.0 falling edge: a sequence of 1 then 0 on CAPn.0 will cause CR0 to be loaded with the contents of TC. |
|     |        | 0     | This feature is disabled.                                                                                             |
| 2   | CAP0I  | 1     | Interrupt on CAPn.0 event: a CR0 load due to a CAPn.0 event will generate an interrupt.                               |
|     |        | 0     | This feature is disabled.                                                                                             |
| 3   | CAP1RE | 1     | Capture on CAPn.1 rising edge: a sequence of 0 then 1 on CAPn.1 will cause CR1 to be loaded with the contents of TC.  |
|     |        | 0     | This feature is disabled.                                                                                             |
| 4   | CAP1FE | 1     | Capture on CAPn.1 falling edge: a sequence of 1 then 0 on CAPn.1 will cause CR1 to be loaded with the contents of TC. |
|     |        | 0     | This feature is disabled.                                                                                             |
| 5   | CAP1I  | 1     | Interrupt on CAPn.1 event: a CR1 load due to a CAPn.1 event will generate an interrupt.                               |
|     |        | 0     | This feature is disabled.                                                                                             |



```
Capture TC into TC when +ve edge is applied to CAP0.0 (P1.26) or CAP0.1(P1.27)
#include<stdio.h>
#include<LPC17xx.h>
void delay(void)
           //LPC\_SC->PCONP = (1 << 1); //powers the T0
           LPC_TIM0->CCR=9;//capture on positive edge
           LPC_TIM0->TCR = 0x00000002; // Timer0 Reset
           LPC_TIM0->EMR = 0X20;//Set match bit upon match
           LPC_TIM0->PR = 3000; //for 1 ms
           LPC_TIM0->MR0 = 1000;
                                             //for 1 second
           LPC_TIMO->MCR = 0x000000004; // stop PC and TC on MR0
           LPC_TIM0->TCR = 0x00000001; // Timer0 Enable
           while (!(LPC TIM0->EMR & 0x01)); // wait until match
           return;
int main(void)
           LPC GPIO0->FIODIR=0x00000004;
           LPC_PINCON->PINSEL3 |=(3<<20) | (3<<22);//select cap 0.0 and cap 0.1
                                  while(1)
                      LPC GPIO0->FIOPIN=~(LPC GPIO0->FIOPIN & 0x00000004);//toggle p0.2
                       delay();
```





Timer Block diagram



#### **Nested Vectored Interrupt Controller(NVIC)**

- Controls system exceptions and peripheral interrupts
- In the LPC176x, the NVIC supports 35 vectored interrupts
- Each peripheral device may have one or more interrupt lines to the Vectored Interrupt Controller.
- Interrupt numbers relate to where entries are stored in the Interrupt vector table.
- Interrupt Vector Is the address of Interrupt Service Subroutine (ISR)
- Interrupt vector of Interrupt Type N is stored at an offset N\*4 from the base address of Interrupt Vector Table(IVT)
- If the peripheral device is enabled to generate Interrupt when some event

Base addr **Type 0 Vector** Type 1 Vector Base addr+4 Type 2 Vector Base addr+8

Base addr+4\*N Type N Vector

**IVT** 

When Interrupt occurs, NVIC loads vector to PC and executes the ISR to provide the service to peripheral



#### **Nested Vectored Interrupt Controller(NVIC)**

- If the peripheral device is enabled to generate Interrupt when some event occurs, the INTR request is sent to NVIC
- If NVIC is enabled to service the INTR request from the peripheral, it services the INTR request by executing ISR pertaining to the peripheral.( i.e Save the return address, Get the Interrupt Vector from IVT and load that address to PC. Upon completion of ISR execution resumes the calling function )



### **Nested Vectored Interrupt Controller(NVIC)**

- In case of Timer, there are 6 INTR enable flags (4 in MCR and 2 in CCR. i.e 4 Match events and 2 Capture events can generate the Interrupt when the event occurs)
- When the event occurs the corresponding bit is set automatically in the IR register. This indicates the NVIC about the event
- If the NVIC is enabled to service the Timer Interrupt, it executes the corresponding ISR and gives the desired service to the Timer.
- In the ISR, clear the corresponding bit, by writing back 1.



### **Interrupt Register (IR)**

The Interrupt Register consists of 4 bits for the match interrupts and 2 bits for the capture interrupts. If an interrupt is generated then the corresponding bit in the IR will be high. Otherwise, the bit will be low.

Writing a logic one to the corresponding IR bit will reset the interrupt. Writing a zero has no effect.

| Bit | Symbol        | Description                                 |
|-----|---------------|---------------------------------------------|
| 0   | MR0 Interrupt | Interrupt flag for match channel 0.         |
| 1   | MR1 Interrupt | Interrupt flag for match channel 1.         |
| 2   | MR2 Interrupt | Interrupt flag for match channel 2.         |
| 3   | MR3 Interrupt | Interrupt flag for match channel 3.         |
| 4   | CR0 Interrupt | Interrupt flag for capture channel 0 event. |
| 5   | CR1 Interrupt | Interrupt flag for capture channel 1 event. |



```
#include<stdio.h>
#include<LPC17xx.h>
unsigned int ticks=0,x;
void TIMER0 IRQHandler(void)
LPC TIM0->IR=1;
          ticks++;
          if(ticks==1000)
                     ticks=0;
                     LPC_GPIO0->FIOPIN=~(LPC_GPIO0->FIOPIN & 0x000000004);
void init timerO(void)
          LPC_TIM0->TCR = 0x00000002; // Timer0 Reset
          LPC_TIM0->CTCR =0x00;//Timer
          LPC TIM0->MR0 = 2999; // For 1ms
          LPC TIM0->EMR = 0X00;//Do nothing for EM0
          LPC_TIM0->PR=0;
          LPC_TIM0->MCR = 0x00000003; //Reset TC upon Match-0 and generate INTR
          LPC_TIM0->TCR = 0x00000001; // Timer0 Enable
          return;
```

Toggle LED connected to p0.2 every second while displaying the status of switch connected to P1.0 on the LED connected to P2.0





Toggle P0.2 whenever counter value reaches 3. I. e for every 4 edges using counter interrupt.

```
#include<stdio.h>
#include<LPC17xx.h>
void TIMERO IRQHandler(void)
                      LPC TIMO->IR = 1; //Clear the interrupt
                       LPC GPIOO->FIOPIN=~(LPC GPIOO->FIOPIN & 0x00000004);
void init_timer0(void)
           LPC TIM0->TCR = 0x00000002; // Timer0 Reset
           LPC TIMO->CTCR =0x05; // Counter at +ve edge of CAP0.1
           LPC TIMO->MR0 = 3;
           LPC TIM0->EMR = 0X00;
           LPC TIM0->PR = 0;
           LPC TIM0->MCR = 0x00000003;
           LPC TIMO->TCR = 0x00000001; // TimerO Enable
           return;
int main(void)
           LPC GPIOO->FIODIR=0x00000004;
           LPC PINCON->PINSEL3 |=((3<<22)|(3<<24));
           init timer0();
           NVIC EnableIRQ(TIMERO IRQn);
           while(1);
```



Timer interrupt for rectangular waveform generation (1.5 second HIGH and 0.5 second LOW)

```
include<stdio.h>
#include<LPC17xx.h>
unsigned char flag=1;
void TIMERO_IRQHandler(void)
LPC_TIMO->IR=1;
if(flag)
                      flag=0;
                      LPC TIM0->TCR = 0x00000002; // Timer0 Reset
                      LPC_GPIOO->FIOCLR=0x00000004;
                      LPC TIM0->MR0 = 500;
                      LPC TIM0->TCR = 0x00000001; // Timer0 Enable
           else
                      flag=1;
                      LPC TIM0->TCR = 0x00000002; // Timer0 Reset
                      LPC GPIOO->FIOSET=0x00000004;
                      LPC TIM0->MR0 = 1500;
                      LPC TIM0->TCR = 0x00000001; // Timer0 Enable
```



```
void init_timer0(void)
          LPC_TIMO->TCR = 0x00000002; // Timer0 Reset
          LPC_TIMO->CTCR =0x00;
          LPC_TIM0->MR0 = 1500;
          LPC TIMO->EMR = 0X00;
          LPC TIM0->PR = 3000;
          LPC_TIMO->MCR = 0x00000005;
          LPC_TIMO->TCR = 0x00000001; // Timer0 Enable
          LPC_GPIOO->FIOSET=0x00000004;
           return;
int main(void)
          LPC_GPIOO->FIODIR=0x00000004;
          init_timer0();
           NVIC_EnableIRQ(TIMERO_IRQn);
           while(1);
```



Low Level

Rising Edge of Signa

System Control Block of ARM has SFRs to handle External Hardware Interrupts.

- Level Triggered- Level 0 or Level 1 triggered
- Edge triggered Rising Edge or Falling Edge

LPC1768 has four external interrupts EINTO-EINT3 Falling Edge of Signal

| Port Pin | PINSEL_FUNC_0 | PINSEL_F<br>UNC_1 |
|----------|---------------|-------------------|
| P2.10    | GPIO          | EINT0             |
| P2.11    | GPIO          | EINT1             |
| P2_12    | GPIO          | EINT2             |
| P2.13    | GPIO          | EINT3             |



## **EINT** Registers

| Register | Description                                                                               |
|----------|-------------------------------------------------------------------------------------------|
| PINSELx  | To configure the pins as External Interrupts                                              |
| EXTINT   | External Interrupt Flag Register contains interrupt flags for EINT0,EINT1, EINT2 & EINT3. |
| EXTMODE  | External Interrupt Mode register(Level/Edge Triggered)                                    |
| EXTPOLAR | External Interrupt Polarity(Falling/Rising Edge, Active Low/High)                         |



| EXTINT   |       |       |       |       |
|----------|-------|-------|-------|-------|
| 31:4     | 3     | 2     | 1     | 0     |
| RESERVED | EINT3 | EINT2 | EINT1 | EINT0 |

**EINTx:** Bits will be set whenever the interrupt is detected on the particular interrupt pin. If the interrupts are enabled then the control goes to ISR.

Writing one to specific bit will clear the corresponding interrupt.

| EXTMODE  |          |          |          |          |
|----------|----------|----------|----------|----------|
| 31:4     | 3        | 2        | 1        | 0        |
| RESERVED | EXTMODE3 | EXTMODE2 | EXTMODE1 | EXTMODE0 |

**EXTMODEx:** These bits are used to select whether the EINTx pin is level or edge Triggered

0: EINTx is Level Triggered.

1: EINTx is Edge Triggered.



| EXTPOLAR |           |           |           |           |
|----------|-----------|-----------|-----------|-----------|
| 31:4     | 3         | 2         | 1         | 0         |
| RESERVED | EXTPOLAR3 | EXTPOLAR2 | EXTPOLAR1 | EXTPOLAR0 |

**EXTPOLARx:** These bits are used to select polarity(LOW/HIGH, FALLING/RISING) of the EINTx interrupt depending on the EXTMODE register.

0: EINTx is Active Low or Falling Edge (depending on EXTMODEx).

1: EINTx is Active High or Rising Edge (depending on EXTMODEx).

| EXTMODEx | EXTPOLARx | EINTx        |
|----------|-----------|--------------|
| 0        | 0         | Level 0      |
| 0        | 1         | Level 1      |
| 1        | 0         | Falling Edge |
| 1        | 1         | Rising Edge  |



### Steps to Configure External Hardware Interrupts

- Configure the pins as external interrupts in PINSELx register.
- Configure the EINTx as Edge/Level triggered in EXTMODE register.
- Select the polarity(Falling/Rising Edge, Active Low/High) of the interrupt in EXTPOLAR register.
- Finally enable the interrputs by calling NVIC\_EnableIRQ(EINTx\_IRQn)
- Clear the interrupt in EXTINT after entering ISR.



Toggle LED connected to P1.23 at each negative edge of the input applied at P2.12 (EINT2, Function-01)

```
include<LPC17xx.h>
void EINT2_IRQHandler(void);
int main(void)
           SystemInit();
           SystemCoreClockUpdate();
           LPC PINCON->PINSEL4 |= (1<<24);
                                                        //P2.12 as EINT2 i.e FUNCTION-01
           LPC GPIO1->FIODIR = 0x00800000;
                                                        //P1.23 is assigned output
           LPC\_SC->EXTMODE = 0x000000004;
                                                        //EINT2 is initiated as edge sensitive, 0 for level
                                                        //EINT2 is falling edge sensitive, 1 for rising edge
           LPC SC->EXTPOLAR = 0x000000000;
           NVIC_EnableIRQ(EINT2_IRQn);
           while(1);
void EINT2_IRQHandler(void)
LPC\_SC->EXTINT = 0x00000004; //clears the interrupt
LPC_GPIO1->FIOPIN = ~ LPC_GPIO1->FIOPIN;
```



Turn ON the LED connected to P1.23 whenever the switch connected to P2.12 (EINT2, Function-01) is pressed LED remains ON as long as the switch is pressed (Assume, when the switch is pressed Logic-0 is INPUT.

```
#include<LPC17xx.h>
void EINT2_IRQHandler(void);
int main(void)
          LPC_PINCON->PINSEL4 |= (1<<24);
                                                      //P2.12 as EINT2 i.e FUNCTION-01
           LPC GPIO1->FIODIR = 0x00800000;
                                                                 //P1.23 is assigned output
           LPC\_SC->EXTMODE = 0x0000000000;
                                                                 //EINT2 as level-0 sensitive
           LPC SC->EXTPOLAR = 0x000000000;
           NVIC_EnableIRQ(EINT2_IRQn);
           while(1);
void EINT2_IRQHandler(void)
          LPC_SC->EXTINT = 0x00000004; //clear the interrupt
           LPC GPIO1->FIOSET = 1<<23; //LED ON
          for (i=0; i<255; i++);
          LPC GPIO1->FIOCLR = 1<<23; LED OFF
```







The pins of Port-0 and Port-2 can generate GPIO interrupts. GPIO interrupts are mapped to EINT3 ISR

### **GPIO** overall Interrupt Status register (IOIntStatus)

| Bit  | Symbol | Value | Description                                                  |
|------|--------|-------|--------------------------------------------------------------|
| 0    | P0Int  |       | Port 0 GPIO interrupt pending.                               |
|      |        | 0     | There are no pending interrupts on Port 0.                   |
|      |        | 1     | There is at least one pending interrupt on Port 0.           |
| 1    | -      | -     | Reserved. The value read from a reserved bit is not defined. |
| 2    | P2Int  |       | Port 2 GPIO interrupt pending.                               |
|      |        |       | There are no pending interrupts on Port 2.                   |
|      |        | 1     | There is at least one pending interrupt on Port 2.           |
| 31:2 | -      | -     | Reserved. The value read from a reserved bit is not defined. |



#### **GPIO Interrupt Enable for port 0 Rising Edge (IO0IntEnR)**

| Bit   | Symbol    | Value | Description                                |
|-------|-----------|-------|--------------------------------------------|
| 0     | P0.0ER    |       | Enable rising edge interrupt for P0.0.     |
|       |           | 0     | Rising edge interrupt is disabled on P0.0. |
|       |           | 1     | Rising edge interrupt is enabled on P0.0.  |
| 1     | P0.1ER    |       | Enable rising edge interrupt for P0.1.     |
| 2     | P0.2ER    |       | Enable rising edge interrupt for P0.2.     |
| 3     | P0.3ER    |       | Enable rising edge interrupt for P0.3.     |
| 4     | P0.4ER[1] |       | Enable rising edge interrupt for P0.4.     |
| 5     | P0.5ER[1] |       | Enable rising edge interrupt for P0.5.     |
| 6     | P0.6ER    |       | Enable rising edge interrupt for P0.6.     |
| 7     | P0.7ER    |       | Enable rising edge interrupt for P0.7.     |
| 8     | P0.8ER    |       | Enable rising edge interrupt for P0.8.     |
| 9     | P0.9ER    |       | Enable rising edge interrupt for P0.9.     |
| 10    | P0.10ER   |       | Enable rising edge interrupt for P0.10.    |
| 11    | P0.11ER   |       | Enable rising edge interrupt for P0.11.    |
| 14:12 | -         |       | Reserved                                   |
| 15    | P0.15ER   |       | Enable rising edge interrupt for P0.15.    |
| 16    | P0.16ER   |       | Enable rising edge interrupt for P0.16.    |

| Bit | Symbol     | Value | Description                             |
|-----|------------|-------|-----------------------------------------|
|     |            |       |                                         |
| 17  | P0.17ER    |       | Enable rising edge interrupt for P0.17. |
| 18  | P0.18ER    |       | Enable rising edge interrupt for P0.18. |
| 19  | P0.19ER[1] |       | Enable rising edge interrupt for P0.19. |
| 20  | P0.20ER[1] |       | Enable rising edge interrupt for P0.20. |
| 21  | P0.21ER[1] |       | Enable rising edge interrupt for P0.21. |
| 22  | P0.22ER    |       | Enable rising edge interrupt for P0.22. |
| 23  | P0.23ER[1] |       | Enable rising edge interrupt for P0.23. |
| 24  | P0.24ER[1] |       | Enable rising edge interrupt for P0.24. |
| 25  | P0.25ER    |       | Enable rising edge interrupt for P0.25. |
| 26  | P0.26ER    |       | Enable rising edge interrupt for P0.26. |
| 27  | P0.27ER[1] |       | Enable rising edge interrupt for P0.27. |
| 28  | P0.28ER[1] |       | Enable rising edge interrupt for P0.28. |
| 29  | P0.29ER    |       | Enable rising edge interrupt for P0.29. |
| 30  | P0.30ER    |       | Enable rising edge interrupt for P0.30. |
| 31  | -          |       | Reserved.                               |

Similarly ---- GPIO Interrupt Enable for port 2 (P2.0-P2.13) Rising Edge (IO2IntEnR)



#### **GPIO Interrupt Enable for port 0 Falling Edge (IO0IntEnF)**

| Bit   | Symbol    | Value | Description                                 |
|-------|-----------|-------|---------------------------------------------|
| 0     | P0.0EF    |       | Enable falling edge interrupt for P0.0      |
|       |           | 0     | Falling edge interrupt is disabled on P0.0. |
|       |           | 1     | Falling edge interrupt is enabled on P0.0.  |
| 1     | P0.1EF    |       | Enable falling edge interrupt for P0.1.     |
| 2     | P0.2EF    |       | Enable falling edge interrupt for P0.2.     |
| 3     | P0.3EF    |       | Enable falling edge interrupt for P0.3.     |
| 4     | P0.4EF[1] |       | Enable falling edge interrupt for P0.4.     |
| 5     | P0.5EF[1] |       | Enable falling edge interrupt for P0.5.     |
| 6     | P0.6EF    |       | Enable falling edge interrupt for P0.6.     |
| 7     | P0.7EF    |       | Enable falling edge interrupt for P0.7.     |
| 8     | P0.8EF    |       | Enable falling edge interrupt for P0.8.     |
| 9     | P0.9EF    |       | Enable falling edge interrupt for P0.9.     |
| 10    | P0.10EF   |       | Enable falling edge interrupt for P0.10.    |
| 11    | P0.11EF   |       | Enable falling edge interrupt for P0.11.    |
| 14:12 | -         |       | Reserved.                                   |

| 15 | P0.15EF            | Enable falling edge interrupt for P0.15.                                           |
|----|--------------------|------------------------------------------------------------------------------------|
| 16 | P0.16EF            | Enable falling edge interrupt for P0.16.                                           |
| 17 | P0.17EF            | Enable falling edge interrupt for P0.17.                                           |
| 18 | P0.18EF            | Enable falling edge interrupt for P0.18.                                           |
| 19 | P0.19EF <u>11</u>  | Enable falling edge interrupt for P0.19.                                           |
| 20 | P0.20EF[1]         | Enable falling edge interrupt for P0.20.                                           |
| 21 | P0.21EF[1]         | Enable falling edge interrupt for P0.21.                                           |
| 22 | P0.22EF            | Enable falling edge interrupt for P0.22.                                           |
| 23 | P0.23EF[1]         | Enable falling edge interrupt for P0.23.                                           |
| 24 | P0.24EF[1]         | Enable falling edge interrupt for P0.24.                                           |
| 25 | P0.25EF            | Enable falling edge interrupt for P0.25.                                           |
| 26 | P0.26EF            | Enable falling edge interrupt for P0.26.                                           |
| 27 | P0.27EF[1]         | Enable falling edge interrupt for P0.27.                                           |
| 28 | P0.28EF[1]         | Enable falling edge interrupt for P0.28.                                           |
| 20 |                    |                                                                                    |
| 29 | P0.29EF            | Enable falling edge interrupt for P0.29.                                           |
|    | P0.29EF<br>P0.30EF | Enable falling edge interrupt for P0.29.  Enable falling edge interrupt for P0.30. |

Similarly ---- GPIO Interrupt Enable for port 2 (P2.0-P2.13) Falling Edge (IO2IntEnF)



#### **GPIO Interrupt Status for port 0 Rising Edge Interrupt (IO0IntStatR)**

| Bit   | Symbol     | Value | Description                                                |
|-------|------------|-------|------------------------------------------------------------|
| 0     | P0.0REI    |       | Status of Rising Edge Interrupt for P0.0                   |
|       |            | 0     | A rising edge has not been detected on P0.0.               |
|       |            | 1     | Interrupt has been generated due to a rising edge on P0.0. |
| 1     | P0.1REI    |       | Status of Rising Edge Interrupt for P0.1.                  |
| 2     | P0.2REI    |       | Status of Rising Edge Interrupt for P0.2.                  |
| 3     | P0.3REI    |       | Status of Rising Edge Interrupt for P0.3.                  |
| 4     | P0.4REI[1] |       | Status of Rising Edge Interrupt for P0.4.                  |
| 5     | P0.5REI[1] |       | Status of Rising Edge Interrupt for P0.5.                  |
| 6     | P0.6REI    |       | Status of Rising Edge Interrupt for P0.6.                  |
| 7     | P0.7REI    |       | Status of Rising Edge Interrupt for P0.7.                  |
| 8     | P0.8REI    |       | Status of Rising Edge Interrupt for P0.8.                  |
| 9     | P0.9REI    |       | Status of Rising Edge Interrupt for P0.9.                  |
| 10    | P0.10REI   |       | Status of Rising Edge Interrupt for P0.10.                 |
| 11    | P0.11REI   |       | Status of Rising Edge Interrupt for P0.11.                 |
| 14:12 | -          |       | Reserved.                                                  |
|       |            |       |                                                            |

| 15 | P0.15REI    | Status of Rising Edge Interrupt for P0.15. |
|----|-------------|--------------------------------------------|
| 16 | P0.16REI    | Status of Rising Edge Interrupt for P0.16. |
| 17 | P0.17REI    | Status of Rising Edge Interrupt for P0.17. |
| 18 | P0.18REI    | Status of Rising Edge Interrupt for P0.18. |
| 19 | P0.19REI[1] | Status of Rising Edge Interrupt for P0.19. |
| 20 | P0.20REI[1] | Status of Rising Edge Interrupt for P0.20. |
| 21 | P0.21REI[1] | Status of Rising Edge Interrupt for P0.21. |
| 22 | P0.22REI    | Status of Rising Edge Interrupt for P0.22. |
| 23 | P0.23REI[1] | Status of Rising Edge Interrupt for P0.23. |
| 24 | P0.24REI[1] | Status of Rising Edge Interrupt for P0.24. |
| 25 | P0.25REI    | Status of Rising Edge Interrupt for P0.25. |
| 26 | P0.26REI    | Status of Rising Edge Interrupt for P0.26. |
| 27 | P0.27REI[1] | Status of Rising Edge Interrupt for P0.27. |
| 28 | P0.28REI[1] | Status of Rising Edge Interrupt for P0.28. |
| 29 | P0.29REI    | Status of Rising Edge Interrupt for P0.29. |
| 30 | P0.30REI    | Status of Rising Edge Interrupt for P0.30. |
| 31 | -           | Reserved.                                  |

Similarly ---- GPIO Interrupt Status for port 2 (P2.0-P2.13) Rising Edge Interrupt (IO2IntStatR)



#### **GPIO Interrupt Status for port 0 Falling Edge Interrupt (IO0IntStatF)**

| Bit   | Symbol     | Value | Description                                                 |
|-------|------------|-------|-------------------------------------------------------------|
| 0     | P0.0FEI    |       | Status of Falling Edge Interrupt for P0.0                   |
|       |            | 0     | A falling edge has not been detected on P0.0.               |
|       |            | 1     | Interrupt has been generated due to a falling edge on P0.0. |
| 1     | P0.1FEI    |       | Status of Falling Edge Interrupt for P0.1.                  |
| 2     | P0.2FEI    |       | Status of Falling Edge Interrupt for P0.2.                  |
| 3     | P0.3FEI    |       | Status of Falling Edge Interrupt for P0.3.                  |
| 4     | P0.4FEI[1] |       | Status of Falling Edge Interrupt for P0.4.                  |
| 5     | P0.5FEI[1] |       | Status of Falling Edge Interrupt for P0.5.                  |
| 6     | P0.6FEI    |       | Status of Falling Edge Interrupt for P0.6.                  |
| 7     | P0.7FEI    |       | Status of Falling Edge Interrupt for P0.7.                  |
| 8     | P0.8FEI    |       | Status of Falling Edge Interrupt for P0.8.                  |
| 9     | P0.9FEI    |       | Status of Falling Edge Interrupt for P0.9.                  |
| 10    | P0.10FEI   |       | Status of Falling Edge Interrupt for P0.10.                 |
| 11    | P0.11FEI   |       | Status of Falling Edge Interrupt for P0.11.                 |
| 14:12 | -          |       | Reserved.                                                   |

| 15 P0.15FEI Status of Falling Edge Interrupt for Political Politic | a Edge Interrupt for P0 15  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| P0.17FEI Status of Falling Edge Interrupt for Police  P0.18FEI Status of Falling Edge Interrupt for Police  P0.19FEI[1] Status of Falling Edge Interrupt for Police  P0.20FEI[1] Status of Falling Edge Interrupt for Police  P0.21FEI[1] Status of Falling Edge Interrupt for Police  P0.22FEI Status of Falling Edge Interrupt for Police  P0.23FEI[1] Status of Falling Edge Interrupt for Police  P0.24FEI[1] Status of Falling Edge Interrupt for Police  P0.24FEI[1] Status of Falling Edge Interrupt for Police  Status of Fa | g Lago Intorraption 1 0.10. |
| P0.18FEI Status of Falling Edge Interrupt for Policy Polic | g Edge Interrupt for P0.16. |
| P0.19FEI[1] Status of Falling Edge Interrupt for Policy P0.20FEI[1] Status of Falling Edge Interrupt for Policy P0.21FEI[1] Status of Falling Edge Interrupt for Policy P0.22FEI Status of Falling Edge Interrupt for Policy P0.23FEI[1] Status of Falling Edge Interrupt for Policy P0.24FEI[1] Status of Falling Edg | g Edge Interrupt for P0.17. |
| 20 P0.20FEI[1] Status of Falling Edge Interrupt for Policy | g Edge Interrupt for P0.18. |
| 21 P0.21FEI[1] Status of Falling Edge Interrupt for P0.22FEI Status of Falling Edge Interrupt for P0.23FEI[1] Status of Falling Edge Interrupt for P0.24FEI[1] Status of Falling Edge In | g Edge Interrupt for P0.19. |
| 22 P0.22FEI Status of Falling Edge Interrupt for Policy 23 P0.23FEI[1] Status of Falling Edge Interrupt for Policy 24 P0.24FEI[1] Status of Falling Edge Interrupt for Policy 25 Policy Policy 26 Policy Policy 27 Policy Policy 28 Policy Policy 29 Policy Policy 20 Policy Policy 21 Policy Policy 22 Policy Policy 23 Policy Policy 24 Policy Policy 25 Policy Policy 26 Policy Policy 26 Policy Policy 26 Policy Policy 27 Policy Policy 28 Policy Policy 29 Policy Policy 20 Policy Policy 20 Policy 20 Policy 20 Policy Policy | g Edge Interrupt for P0.20. |
| 23 P0.23FEI[1] Status of Falling Edge Interrupt for Po                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | g Edge Interrupt for P0.21. |
| 24 P0.24FEI[1] Status of Falling Edge Interrupt for Po                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | g Edge Interrupt for P0.22. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | g Edge Interrupt for P0.23. |
| 25 P0 25EEL Status of Falling Edge Interrupt for Pt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | g Edge Interrupt for P0.24. |
| 20 1 0.201 El Ciatas of Falling Eago Intorrupt for F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | g Edge Interrupt for P0.25. |
| 26 P0.26FEI Status of Falling Edge Interrupt for P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | g Edge Interrupt for P0.26. |
| 27 P0.27FEI11 Status of Falling Edge Interrupt for P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | g Edge Interrupt for P0.27. |
| 28 P0.28FEI[1] Status of Falling Edge Interrupt for P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | g Edge Interrupt for P0.28. |
| 29 P0.29FEI Status of Falling Edge Interrupt for P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | g Edge Interrupt for P0.29. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | g Edge Interrupt for P0.30. |
| 30 P0.30FEI Status of Falling Edge Interrupt for P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                             |

Similarly ---- GPIO Interrupt Status for port 2 (P2.0-P2.13) Falling Edge Interrupt (IO2IntStatF)



#### **GPIO Interrupt Clear register for port 0 (IO0IntClr)**

| Bit   | Symbol    | Value | Description                                                      |
|-------|-----------|-------|------------------------------------------------------------------|
|       |           |       |                                                                  |
| 0     | P0.0CI    |       | Clear GPIO port Interrupts for P0.0                              |
|       |           | 0     | Corresponding bits in IOxIntStatR and IOxIntStatF are unchanged. |
|       |           | 1     | Corresponding bits in IOxIntStatR and IOxStatF are cleared       |
| 1     | P0.1CI    |       | Clear GPIO port Interrupts for P0.1.                             |
| 2     | P0.2CI    |       | Clear GPIO port Interrupts for P0.2.                             |
| 3     | P0.3CI    |       | Clear GPIO port Interrupts for P0.3.                             |
| 4     | P0.4CI[1] |       | Clear GPIO port Interrupts for P0.4.                             |
| 5     | P0.5CI[1] |       | Clear GPIO port Interrupts for P0.5.                             |
| 6     | P0.6CI    |       | Clear GPIO port Interrupts for P0.6.                             |
| 7     | P0.7CI    |       | Clear GPIO port Interrupts for P0.7.                             |
| 8     | P0.8CI    |       | Clear GPIO port Interrupts for P0.8.                             |
| 9     | P0.9CI    |       | Clear GPIO port Interrupts for P0.9.                             |
| 10    | P0.10CI   |       | Clear GPIO port Interrupts for P0.10.                            |
| 11    | P0.11CI   |       | Clear GPIO port Interrupts for P0.11.                            |
| 14:12 | -         |       | Reserved.                                                        |

| P0.17Cl Clear GPIO port Interrupts for P0.17.  Clear GPIO port Interrupts for P0.18.  P0.18Cl Clear GPIO port Interrupts for P0.18.  Clear GPIO port Interrupts for P0.19.  Clear GPIO port Interrupts for P0.20.  Clear GPIO port Interrupts for P0.20.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.22.  Clear GPIO port Interrupts for P0.23.  Clear GPIO port Interrupts for P0.24.  Clear GPIO port Interrupts for P0.24.  Clear GPIO port Interrupts for P0.25.  Clear GPIO port Interrupts for P0.26.  Clear GPIO port Interrupts for P0.26.  Clear GPIO port Interrupts for P0.27.  Clear GPIO port Interrupts for P0.28.  Clear GPIO port Interrupts for P0.29.  Clear GPIO port Interrupts for P0.30. |    |                        |                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------|---------------------------------------|
| P0.17Cl Clear GPIO port Interrupts for P0.17.  Clear GPIO port Interrupts for P0.18.  P0.18Cl Clear GPIO port Interrupts for P0.18.  Clear GPIO port Interrupts for P0.19.  Clear GPIO port Interrupts for P0.20.  Clear GPIO port Interrupts for P0.20.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.22.  Clear GPIO port Interrupts for P0.23.  Clear GPIO port Interrupts for P0.24.  Clear GPIO port Interrupts for P0.25.  Clear GPIO port Interrupts for P0.25.  Clear GPIO port Interrupts for P0.26.  Clear GPIO port Interrupts for P0.26.  Clear GPIO port Interrupts for P0.27.  Clear GPIO port Interrupts for P0.28.  Clear GPIO port Interrupts for P0.29.  Clear GPIO port Interrupts for P0.30.                                        | 15 | P0.15CI                | Clear GPIO port Interrupts for P0.15. |
| P0.18Cl Clear GPIO port Interrupts for P0.18.  P0.19Cl[1] Clear GPIO port Interrupts for P0.19.  Clear GPIO port Interrupts for P0.20.  P0.20Cl[1] Clear GPIO port Interrupts for P0.20.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.22.  Clear GPIO port Interrupts for P0.23.  Clear GPIO port Interrupts for P0.24.  P0.24Cl[1] Clear GPIO port Interrupts for P0.24.  Clear GPIO port Interrupts for P0.25.  Clear GPIO port Interrupts for P0.26.  P0.26Cl Clear GPIO port Interrupts for P0.26.  Clear GPIO port Interrupts for P0.27.  Clear GPIO port Interrupts for P0.28.  Clear GPIO port Interrupts for P0.29.  Clear GPIO port Interrupts for P0.30.                                                                                                                                                                                                          | 16 | P0.16CI                | Clear GPIO port Interrupts for P0.16. |
| 19 P0.19Cl[1] Clear GPIO port Interrupts for P0.19. 20 P0.20Cl[1] Clear GPIO port Interrupts for P0.20. 21 P0.21Cl[1] Clear GPIO port Interrupts for P0.21. 22 P0.22Cl Clear GPIO port Interrupts for P0.22. 23 P0.23Cl[1] Clear GPIO port Interrupts for P0.23. 24 P0.24Cl[1] Clear GPIO port Interrupts for P0.24. 25 P0.25Cl Clear GPIO port Interrupts for P0.25. 26 P0.26Cl Clear GPIO port Interrupts for P0.26. 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27. 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28. 29 P0.29Cl Clear GPIO port Interrupts for P0.29. 30 P0.30Cl Clear GPIO port Interrupts for P0.30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 17 | P0.17CI                | Clear GPIO port Interrupts for P0.17. |
| 20 P0.20Cl[1] Clear GPIO port Interrupts for P0.20. 21 P0.21Cl[1] Clear GPIO port Interrupts for P0.21. 22 P0.22Cl Clear GPIO port Interrupts for P0.22. 23 P0.23Cl[1] Clear GPIO port Interrupts for P0.23. 24 P0.24Cl[1] Clear GPIO port Interrupts for P0.24. 25 P0.25Cl Clear GPIO port Interrupts for P0.25. 26 P0.26Cl Clear GPIO port Interrupts for P0.26. 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27. 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28. 29 P0.29Cl Clear GPIO port Interrupts for P0.29. 30 P0.30Cl Clear GPIO port Interrupts for P0.30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18 | P0.18CI                | Clear GPIO port Interrupts for P0.18. |
| P0.21Cl[1] Clear GPIO port Interrupts for P0.21.  Clear GPIO port Interrupts for P0.22.  Clear GPIO port Interrupts for P0.23.  P0.23Cl[1] Clear GPIO port Interrupts for P0.23.  Clear GPIO port Interrupts for P0.24.  Clear GPIO port Interrupts for P0.25.  P0.25Cl Clear GPIO port Interrupts for P0.25.  Clear GPIO port Interrupts for P0.26.  P0.27Cl[1] Clear GPIO port Interrupts for P0.27.  Clear GPIO port Interrupts for P0.28.  P0.28Cl[1] Clear GPIO port Interrupts for P0.28.  Clear GPIO port Interrupts for P0.29.  Clear GPIO port Interrupts for P0.30.                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 19 | P0.19Cl <sup>[1]</sup> | Clear GPIO port Interrupts for P0.19. |
| 22 P0.22Cl Clear GPIO port Interrupts for P0.22 23 P0.23Cl[1] Clear GPIO port Interrupts for P0.23 24 P0.24Cl[1] Clear GPIO port Interrupts for P0.24 25 P0.25Cl Clear GPIO port Interrupts for P0.25 26 P0.26Cl Clear GPIO port Interrupts for P0.26 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20 | P0.20CI[1]             | Clear GPIO port Interrupts for P0.20. |
| P0.23Cl[1] Clear GPIO port Interrupts for P0.23 Clear GPIO port Interrupts for P0.24 Clear GPIO port Interrupts for P0.24 Clear GPIO port Interrupts for P0.25 Clear GPIO port Interrupts for P0.25 Clear GPIO port Interrupts for P0.26 Clear GPIO port Interrupts for P0.27 Clear GPIO port Interrupts for P0.27 Clear GPIO port Interrupts for P0.28 P0.29Cl Clear GPIO port Interrupts for P0.29 Clear GPIO port Interrupts for P0.29 Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21 | P0.21Cl[1]             | Clear GPIO port Interrupts for P0.21. |
| 24 P0.24Cl[1] Clear GPIO port Interrupts for P0.24 25 P0.25Cl Clear GPIO port Interrupts for P0.25 26 P0.26Cl Clear GPIO port Interrupts for P0.26 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 22 | P0.22CI                | Clear GPIO port Interrupts for P0.22. |
| 25 P0.25Cl Clear GPIO port Interrupts for P0.25 26 P0.26Cl Clear GPIO port Interrupts for P0.26 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23 | P0.23CI[1]             | Clear GPIO port Interrupts for P0.23. |
| 26 P0.26Cl Clear GPIO port Interrupts for P0.26 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 24 | P0.24CI[1]             | Clear GPIO port Interrupts for P0.24. |
| 27 P0.27Cl[1] Clear GPIO port Interrupts for P0.27 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 25 | P0.25CI                | Clear GPIO port Interrupts for P0.25. |
| 28 P0.28Cl[1] Clear GPIO port Interrupts for P0.28 29 P0.29Cl Clear GPIO port Interrupts for P0.29 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26 | P0.26CI                | Clear GPIO port Interrupts for P0.26. |
| 29 P0.29Cl Clear GPIO port Interrupts for P0.29<br>30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 27 | P0.27CI[1]             | Clear GPIO port Interrupts for P0.27. |
| 30 P0.30Cl Clear GPIO port Interrupts for P0.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 28 | P0.28CI[1]             | Clear GPIO port Interrupts for P0.28. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29 | P0.29CI                | Clear GPIO port Interrupts for P0.29. |
| 31 - Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 30 | P0.30CI                | Clear GPIO port Interrupts for P0.30. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 31 | -                      | Reserved.                             |

Similarly ---- GPIO Interrupt Clear Register for port 2 (P2.0-P2.13) (IO2IntClr)



Turn ON the LED connected to P1.23 whenever the +ve edge applied to P0.0 and Turn OFF whenever the +ve edge applied at P0.1

```
#include<LPC17xx.h>
void EINT3_IRQHandler(void);
 int main(void)
           SystemInit();
           SystemCoreClockUpdate();
           LPC GPIO1->FIODIR = 1<<23;
                                                        //P1.23 is assigned output
           LPC_GPIO1->FIOCLR 1<<23;
                                             //Initially LED is kept OFF
           LPC GPIOINT->IO0IntEnR=0x00000003;
                                                      //P0.0 and P0.1 - Enable Rising Edge
           NVIC_EnableIRQ(EINT3_IRQn);
                                                         //Enable EINT3
           while(1);
void EINT3_IRQHandler(void)
            unsigned int x=LPC GPIOINT->IO0IntStatR; // Get the status of Rising Edge Interrupts
            LPC_GPIOINT->IO0IntClr |=x; //Clear the Interrupt
            if (x==0x00000001) //If Rising Edge at P0.0
                       LPC_GPIO1->FIOSET = 0x00800000;
            else //If Rising edge at P0.1
                       LPC\_GPIO1->FIOCLR = 0x00800000;
```



Assume that columns of a 2x2 matrix keyboard are connected to P2.10-P2.11 and rows are connected to P1.0-P1.1. Write an embedded C program using GPIO interrupt to display the keycode of the key pressed on LEDs connected to P0.0 to P0.1.

```
#include <lpc17xx.h>
void EINT3_IRQHandler (void);
unsigned int row, col;
int main(void)
{
    LPC_GPIO0->FIODIR =0x03;//p0.0 and p0.1 output
    LPC_GPIO1->FIODIR =0x03;// p1.0 to p1.2 output
    LPC_GPIO1->FIOSET =0x03;// Facilitate any key press detection
    LPC_GPIOINT->IO2IntEnR= 1<<10 | 1<<11; //Rising edge- P2.10,P2.11
    NVIC_EnableIRQ(EINT3_IRQn);//Enable GPIO INTR
    while(1);
}</pre>
```





```
void EINT3_IRQHandler (void)
unsigned int temp3;
temp3 = LPC_GPIOINT->IO2IntStatR; /
if (temp3 == 1 << 10)
col = 0;
else if (temp3 == 1 << 11)
col = 1;
LPC_GPIOINT->IO2IntClr=1<<10 | 1<<11;//Clear Interrupt
for (row=0;row <2;row++)
if (row==0)
temp=0x01;
else if (row==1)
temp=0x02;
LPC_GPIO1->FIOPIN=temp;
if ( (LPC_GPIO2->FIOPIN & (1<<10) | (1<<11)) != 0) //Read the columns
LPC_GPIO0->FIOPIN=row *2+col; //Display the keycode
LPC_GPIO1->FIOSET=0x03; // Facilitate any keypress detection
break;
```